

## DIGITAL FILTERS

#### AND

# CASCADE CONTROL COMPENSATORS

## Alan Graham Bolton

# Department

 $\mathbf{of}$ 

Electrical and Electronic Engineering
University of Adelaide

## TABLE OF CONTENTS

| X | h | c | + | ~ | 9 | C | ٠ |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

Acknowledgements

List of Symbols

| Chapter 1 | PROPOSED DIGITAL FILTER STRUCTURE              |
|-----------|------------------------------------------------|
| 1.1 Intro | oduction                                       |
| 1.2 Exist | ing Digital Filter Design Procedures           |
| 1.2.1     | Signal Magnitude                               |
| 1.2.2     | Feedforward Terms                              |
| 1.2.3     | Limit Cycles                                   |
| 1.3 Cont  | ributions of the Thesis, (Filters)             |
| 1.3.1     | Filter Structure, (Chapter 1)                  |
| 1.3.2     | Design of the Filter Coefficients, (Chapter 2) |
| 1.3.3     | Limit Cycles, (Chapter 3)                      |
| 1.4 The   | Proposed Structure                             |
| 1.4.1     | Low Pass Response                              |
| 1.4.2     | Band Pass Response                             |
| 1.4.3     | High Pass Response                             |
| 1.4.4     | Symmetric Notch                                |
| 1.4.5     | Asymmetric Notch                               |
| 1.5 Cont  | avt of the Structure                           |

1.5.2 Digital Incremental Structures

1.5.1 Canonic Structure

| 1.6  | Var   | iations in the Proposed Structure          |
|------|-------|--------------------------------------------|
|      | 1.6.1 | High Q                                     |
|      | 1.6.2 | Low Q                                      |
|      | 1.6.3 | Unequal Integrator Gains                   |
| 1.7  | Sum   | mary                                       |
|      |       |                                            |
|      |       |                                            |
| Chap | ter 2 | DESIGN PROCEDURES                          |
| 2.1  | Con   | siderations for New Design Procedures      |
|      | 2.1.1 | Iterative Procedures                       |
|      | 2.1.2 | Frequencies Introduced by Sampling         |
|      | 2.1.3 | Zero Order Hold                            |
|      | 2.1.4 | Choice of Sampled Domain Operator          |
|      | 2.1.5 | Zeros Introduced by the Bilinear Transform |
| 2.2  | Y I   | Oomain Frequency Magnitude Approximation   |
|      | 2.2.1 | Incorporating a Zero Order Hold            |
|      | 2.2.2 | Y Domain Frequency Phase Approximation     |
| 2.3  | Мас   | nitude Invariant Frequency Domain          |
|      | 2.3.1 | Derivation                                 |
|      | 2.3.2 | Frequency Warping Characteristics          |
|      | 2.3.3 | Incorporating a Zero Order Hold            |

Unchanged Coefficients

2.4

2.5 Bessel Digital Filters 2.5.1 Derivation 2.5.2 Design Procedure 2.5.3 Results 2.6 Summary NONLINEAR CONSIDERATIONS Chapter 3 3.1 Introduction 3.1.1 Outline of Presentation 3.2 A Liapunov Function 3.2.1 Program Steps of the Filter Section 3.2.2 State Transition Matrix 3.2.3 Transfer Function of the Filter Section 3.3 Liapunov Analysis of Autonomous Limit Cycles 3.3.1 Two's Complement Overflow in x2 3.3.2 Saturation Overflow in  $x_2$ 3.3.3 Saturation Overflow in  $x_1$ 3.3.4 Saturation Overflow in  $x_0$ 3.3.5 Saturation Overflow in  $x_3$ 

iii

3.4 Application of Liapunov Analysis to Transients

3.4.1 Transients with Saturation Overflow in x2

3.4.2 Transients with Saturation Overflow in x<sub>1</sub>

3.4.3 Transients with Saturation Overflow in  $x_0$  and  $x_3$ 

- 3.5 Small Signal Limit Cycles
  - 3.5.1 Guaranteed Reduction of the Liapunov Function
  - 3.5.2 Heuristic Technique
- 3.6 Summary

#### CHAPTER 4. THE DESIGN OF CASCADE CONTROL COMPENSATORS

- 4.1 Introduction
- 4.2 Review of the Sampled Closed Loop Design Procedures
  - 4.2.1 The Design Point  $z_d = \exp(s_d T)$
- 4.3 Evaluation of the Sampled Plant's Transfer Function
  - 4.3.1 Z Domain Evaluation of  $G'^*(s_d) = G'(z_d)$
  - 4.3.2 Laplace Domain Summation of the Sampled Function
  - 4.3.3 Accuracy of the Summation
- 4.4 Damping Compensated Bilinear Transform
  - 4.4.1 Evaluation of the constants of the Bilinear
    Transform
  - 4.4.2 Design Example
- 4.5 Minimizing Delay through a Cascade Compensator
- 4.6 Summary
- CHAPTER 5. CONCLUSION

#### REFERENCES

#### ABSTRACT

The thesis contains new design procedures for digital filters and cascade control compensators. Fixed point binary representation of signals is considered, as is the sequential execution of a programmed device. The two's complement fixed point binary arithmetic has specific nonlinearities. Sequential program execution gives intrinsic timing properties which make certain filter structures relatively convenient to implement.

A versatile second order digital filter structure is proposed, a feature being that the notch depth is infinite at all sampling rates. New and convenient design procedures to compute the required coefficient values are developed. One procedure gives ideal magnitude equivalence with frequency warping, whilst another gives approximate magnitude equivalence without frequency warping. The thesis also contains a derivation from first principles for Bessel digital filters.

Then the effects of representing the signal using two's complement arithmetic are considered. Techniques are devised to avoid both small and large signal limit cycles. These techniques apply to filters where the input is not zero.

The thesis also contains new design techniques for sampled control systems which allow design evaluations to be made within the Laplace domain. One aspect is to extend compensation for frequency warping of the bilinear transform from the frequency axis to any point in the Laplace domain. Also a method for sequencing instructions so as to minimize computational delay is presented.