Please use this identifier to cite or link to this item: https://hdl.handle.net/2440/40109
Type: Patent
Title: Level sensitive latch
Author: Celinski, P.
Abbott, D.
Al-Sarawi, S.
Issue Date: 2003
Assignee: Luminus PTY Ltd (US)
Statement of
Responsibility: 
Celinski Peter, Abbott Derek and Al-sarawi Said
Abstract: A binary digital logic level sensitive latch comprising a first inverter that provides an output (O1). At least one input signal (I1) and an activation signal (Clk) are provided to the first inventer both being capacitively coupled to an input of the first inverter and a switching threshold of the first inverter. The capacitance of the couplings being predetermined such that the output of the first inverter (O1) is a NOR function of the inputs signals and the activation signal O1={overscore (I1+Clk)}. A second inverter has as inputs capacitively coupled the output of the first inverter (O1), the activation signal (Clk) and an inverted pervious output signal (P) to provide output (O2). A switching threshold of the second inverter and the capacitance of the couplings being predetermined such that the output of the second inverter (O2) takes the function of: O2={overscore ((Clk×P)+O1)}.
Patent #: 6542016
Published version: http://www.freepatentsonline.com/6542016.html
Appears in Collections:Aurora harvest 6
Electrical and Electronic Engineering publications

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.